# <u>PART: 2</u> (<u>Circuits for Error Correction Codes (ECC)</u>)

## Aim:

Design, implementation and testing for:

- 1. Module -1:BCD to BCD ECC for single-bit error
- 2. Module -2: Recovery of BCD form BCD ECC with error of up to 1-bit
- 3. <u>Module -1</u>:should take input through a thumbwheel (may have to be shared with other group ) or directly from terminals on the kit (if thumbwheel is not available)
- 4. The output of module -1 should be the input to module -2 with XOR gates in between to artificially inject errors
- 5. The output of module -2 should be connected to the 7- segment display for BCD designed in the previous part.

## **Apparatus Required:**

- 1. IC 4030 \*6
- 2. 4\*16 Decoder

<u>Circuit Diagram for Module-1:</u> BCD to BCD ECC for single bit error (Hamming code)



### **Design**:

Module-1:

| <u>1v10du1e-1.</u> |           |           |           |           |           |           |           |           |            |           |
|--------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|------------|-----------|
| <b>B1</b>          | <b>B2</b> | <b>B3</b> | <b>B4</b> | <b>P1</b> | <b>P2</b> | <b>B1</b> | <b>P3</b> | <b>B2</b> | <b>B</b> 3 | <b>B4</b> |
| 0                  | 0         | 0         | 0         | 1         | 1         | 0         | 1         | 0         | 0          | 0         |
| 0                  | 0         | 0         | 1         | 0         | 0         | 0         | 0         | 0         | 0          | 1         |
| 0                  | 0         | 1         | 0         | 1         | 0         | 0         | 0         | 0         | 1          | 0         |
| 0                  | 0         | 1         | 1         | 0         | 1         | 0         | 1         | 0         | 1          | 1         |
| 0                  | 1         | 0         | 0         | 0         | 1         | 0         | 0         | 1         | 0          | 0         |
| 0                  | 1         | 0         | 1         | 1         | 0         | 0         | 1         | 1         | 0          | 1         |
| 0                  | 1         | 1         | 0         | 0         | 0         | 0         | 1         | 1         | 1          | 0         |
| 0                  | 1         | 1         | 1         | 1         | 1         | 0         | 0         | 1         | 1          | 1         |
| 1                  | 0         | 0         | 0         | 0         | 0         | 1         | 1         | 0         | 0          | 0         |
| 1                  | 0         | 0         | 1         | 0         | 1         | 1         | 0         | 0         | 0          | 1         |

#### **Module-2:**

Ci - Boolean value is '1' if the priority condition involving bit Pi is violated.

 $C1 = P1 \oplus b1 \oplus b2 \oplus b4$ 

 $C2 = P2 \oplus b1 \oplus b3 \oplus b4$ 

 $C3 = P3 \oplus b2 \oplus b3 \oplus b4$ 

fi (error flag) - Boolean value is '1' if error has occured in bit Pi

 $\implies$  f1 = e1.e2'.e3'

f2 = e1'.e2.e3'

f3 = e1'.e2'.e3

gi(error flag) - Boolean value is '1' if error has occured in bit bi

 $\implies$  g1 = e1.e2.e3'

g2 = e1.e2'.e3

g3 = e1'.e2.e3

g4 = e1.e2.e3

Recomputing received bits to the correct bits: b-received bit, br: recovered correct bit

 $\implies$  Pr1 = P1  $\oplus$  f1

 $Pr2 = P2 \oplus f2$ 

Pr3 = P3 ⊕ f3

br1 = b1 **⊕** g1

 $br2 = b2 \oplus g2$ 

 $br3 = b3 \oplus g3$ 

br4 = b4 ⊕ g4

• We force an error in Hamming code generated in module-1 by using XOR gate: passing a bit through XOR gate and giving it as input to module-2 along with six other outputs of module-1.

<u>Circuit Diagram for Module-2:</u> Recovery of BCD from BCD ECC with error of up to 1-bit



<u>Circuit Diagram for Module:</u> Output of module-1 should be the input to module-2 with XOR gates in between to artificially inject errors

